What We Can Offer
- Project Bonus
- Hybrid working
Job Description
Role Summary
Lead and mentor a team of DFT engineers through full-chip/IP DFT and test vector generation to ensure delivery of DFT architecture and implementation, including silicon validation and issue resolution
Key Responsibilities
Lead and manage a team of DFT engineers to execute DFT plans, including assigning tasks, setting goals, and providing guidance and training.
Define and implement DFT methodologies and strategies across SoC functions, including scan, BIST, ATPG, compression, SSN, IP testing and so on.
Develop approaches that reduce test cost, enhance product quality, and improve yield in advanced process technologies.
Oversee the DFT flow from architecture through to silicon validation, including pattern generation, coverage analysis, and debug in RTL/gate-level simulations. Interface with test engineers for ATPG/MBIST delivery.
Engage closely with RTL, physical design, verification, and manufacturing teams to integrate DFT features and carry out ship-ready transitions.
Communicate DFT status, risks, and technical bottlenecks to senior management and customers; recommend actionable solutions.
Job Requirements
Required Qualifications
Bachelor’s or Master’s degree in Electronic Engineering or equivalent
8 years’ experience in digital DFT implementation for ASIC/SoC designs.
Proficiency in DFT flows: Scan stitching, Scan compression, ATPG, MBIST, IJTAG, SSN, pattern simulation debug, post-silicon diagnose.
Expertise with tools like Tessent, Synopsys DFTmax, scripting (Python, TCL)
Experience on Lead a team and ensure team delivery to customer, Good communication skills and Leadership skills.
Skills that add value
Experience with post silicon DFT bring-up and debug.
Experience with LBIST